

# VFTV004R012NA

**Datasheet** 





#### VFTV004R012NA

### **Description**

- 40V N-channel SGT MOSFET
- It has been designed to very low on-state resistance and superior UIS performance

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)_max</sub> | $I_D$ |
|----------------------|-------------------------|-------|
| 40V                  | 1.2mΩ@10V               | 160A  |

## **Symbol**



Symbol of VFTV004R012NA

## Package Type

## **Features**

- Ultra low R<sub>DS(ON)</sub>
- RoHS compliant Note 1
- Halogen-free Note 1
- 100% UIS tested

## **Application**

- Battery management system
- Motor drivers
- DC-DC converter



Package type of VFTV004R012NA

## **Ordering Information**

| Product Name  | Package |
|---------------|---------|
| VFTV004R012NA | TOLL    |



#### VFTV004R012NA

## **Absolute Maximum Ratings** (T<sub>J</sub>= 25 °C, unless otherwise specified)

| Parameter                                                | Symbol              | Value       | Units |
|----------------------------------------------------------|---------------------|-------------|-------|
| Drain-Source Voltage                                     | $V_{ m DS}$         | 40          | V     |
| Drain Current - Continuous (T <sub>C</sub> = 25°C) Note1 |                     | 380         | A     |
| Drain Current - Continuous (T <sub>C</sub> = 25°C) Note2 | $I_{\mathrm{D}}$    | 160         | A     |
| Drain Current - Continuous (T <sub>C</sub> = 100°C)      |                     | 160         | A     |
| Drain Current - Pulsed Note 3                            | $I_{DM}$            | 530         | A     |
| Gate-Source Voltage                                      | $V_{GS}$            | ± 20        | V     |
| Single Pulsed Avalanche Energy Note 4                    | E <sub>AS</sub>     | 841         | mJ    |
| Power Dissipation (TC = 25°C)                            | $P_{D}$             | 278         | W     |
| Operating and Storage Temperature Range                  | $T_{J}$ , $T_{STG}$ | -55 to +150 | °C    |

### **Thermal Resistance**

| Parameter                                                    | Sy <mark>m</mark> bol | Value | Units |
|--------------------------------------------------------------|-----------------------|-------|-------|
| Thermal Resistance, Junction-to-Case, Steady-State           | $R_{\theta JC}$       | 0.45  | °C/W  |
| Thermal Resistance, Junction-to-Ambient, Steady State Note 4 | $R_{\theta JA}$       | 35    | °C/W  |

#### Notes:

- 1. The max drain current rating is silicon limited
- 2. The max drain current rating is package limited
- 3. Repetitive Rating: Pulse width limited by maximum junction temperature
- 4. L = 0.5 mH, VDD = 40 V, IAS = 58 A,  $RG = 25 \Omega$ , Starting  $TJ = 25 \text{ }^{\circ}\text{C}$
- 5. Mount on minimum PCB layout





### VFTV004R012NA

## Electrical Characteristics(T<sub>J</sub>= 25 °C, unless otherwise specified)

| Parameter                                 | Symbol              | Test Conditions                                                            | Min  | Тур  | Max  | Units |
|-------------------------------------------|---------------------|----------------------------------------------------------------------------|------|------|------|-------|
| StaticCharacteristics                     |                     |                                                                            |      |      |      |       |
| Drain-Source Breakdown Voltage            | $V_{(BR)DSS}$       | $V_{GS} = 0 \text{ V}, I_D = 250 \text{ uA}$                               | 40   | -    | -    | V     |
| Zero Gate Voltage Drain Current           | $I_{DSS}$           | $V_{DS} = 40 \text{ V}, V_{GS} = 0 \text{ V}$                              | -    | -    | 1    | uA    |
| Gate Leakage Current                      | $I_{GSS}$           | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$                          | -    | -    | ±100 | nA    |
| Gate Threshold voltage                    | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}, I_D = 250 \text{ uA}$                                    | 2    | 3    | 4    | V     |
| Drain-Source on-state resistance          | R <sub>DS(ON)</sub> | $V_{GS} = 10 \text{ V}, I_D = 50 \text{ A}$                                | -    | 1    | 1.2  | mΩ    |
| Dynamic Characteristics                   |                     |                                                                            |      |      |      |       |
| Input Capacitance                         | Ciss                | $V_{DS} = 25 \text{ V}, V_{GS} = 0 \text{ V}$<br>f = 1  MHz                | -    | 7020 | -    | pF    |
| Output Capacitance                        | $C_{oss}$           |                                                                            | -    | 2000 | -    | pF    |
| Reverse Transfer Capacitance              | $C_{rss}$           |                                                                            | -    | 10   | -    | pF    |
| Gate Resistance                           | $R_{\rm g}$         | f=1 MHz                                                                    | 1    | 6.5  | -    | Ω     |
| Switching Characteristics                 |                     |                                                                            |      |      |      |       |
| Turn On Delay Time                        | $T_{D(on)}$         |                                                                            | -    | 28   | -    | ns    |
| Rise Time                                 | Tr                  | $V_{DD}$ = 20V , $R_L$ =0.4 $\Omega$<br>$V_{GS}$ = 10V, $R_G$ = 4 $\Omega$ | -    | 96   | -    | ns    |
| Turn Off Delay Time                       | $T_{D(off)}$        |                                                                            | -    | 73   | -    | ns    |
| Fall Time                                 | $T_{\mathrm{f}}$    |                                                                            | -    | 116  | -    | ns    |
| Total Gate Charge                         | $Q_{\mathrm{g}}$    | 77 20 77 7 50 4                                                            | ///- | 80   | -    | nC    |
| Gate-Source Charge                        | $Q_{gs}$            | $V_{DD} = 20 \text{ V}, I_D = 50 \text{ A}$                                | / -  | 36   | -    | пC    |
| Gate-Drain Charge                         | $Q_{\mathrm{gd}}$   | $V_{GS} = 10 \text{ V}$                                                    | -    | 8    | -    | пC    |
| Drain-Source Diode Characteristics and Ma | ximum Rati          | ngs                                                                        |      |      |      |       |
| Maximum Continuous Body-Diode Forward     | $I_{S}$             |                                                                            |      | 160  | _    | ٨     |
| Current                                   | IS                  |                                                                            | -    | 100  | _    | A     |
| Maximum Pulsed Body-Diode Forward         | ${ m I}_{ m SM}$    |                                                                            | _    | 530  |      | Α     |
| Current Note 1                            | 1 <sub>SM</sub>     |                                                                            |      | 330  | -    | A     |
| Diode Forward Voltage                     | $V_{\mathrm{SD}}$   | $V_{GS} = 0 \text{ V,} I_{S} = 40 \text{A}$                                | A    | 0.8  | 1.2  | V     |
| Reverse recovery time                     | Trr                 | V -20VI -40A                                                               | - 7  | 98   | -    | ns    |
| Reverse recovery charge                   | Qrr                 | V <sub>DD</sub> =20V,I <sub>D</sub> =40A<br>di/dt=100A/us                  |      | 229  | l L  | nC    |
| Peak Reverse Recovery Current             | $I_{rrm}$           | ui/ut=100A/us                                                              | -    | 4    | -    | A     |

#### VFTV004R012NA

## **Electrical Characteristics Diagrams**







### VFTV004R012NA







### VFTV004R012NA







### VFTV004R012NA







### 1.2mΩ, 40V, N-Channel MOSFET

#### **Mechanical Dimensions**

**TOLL Package Information** 



VFTV004R012NA

#### **NOTICE**

Hangzhou VMD Semiconductor Co., Ltd (VMD) reserves the right to make changes without notice in order to improve reliability, function or design and to discontinue any product or service without notice. Customers should obtain the latest relevant information before orders and should verify that such information is current and complete. All products are sold subject to VMD's terms and conditions supplied at the time of order acknowledgement.

VMD, its affiliates, agents, and employees, and all persons acting on its or their behalf, disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

VMD disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify VMD's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

VMD warrants performance of its hardware products to the specifications at the time of sale, testing, reliability and quality control are used to the extent VMD deems necessary to support this warrantee. Except where agreed upon by contractual agreement, testing of all parameters of each product is not necessarily performed.

VMD does not assume any liability arising from the use of any product or circuit designs described herein. Customers are responsible for their products and applications using VMD's components. To minimize risk, customers must provide adequate design and operating safeguards.

VMD does not warrant or convey any license to any intellectual property rights either expressed or implied under its patent rights, nor the rights of others. Reproduction of information in VMD's data sheets or data books is permissible only if reproduction is without modification or alteration. Reproduction of this information with any alteration is an unfair and deceptive business practice.

VMD is not responsible or liable for such altered documentation. Resale of VMD's products with statements different from or beyond the parameters stated by VMD for that product or service voids all express or implied warrantees for the associated VMD product or service and is an unfair and deceptive business practice.

All Rights Reserved.





## Via-Media Semiconductor Limited Company

## http://www.vmdsemi.com

#### **Main Sites:**

#### - Headquarters

Hangzhou Via-Media Semiconductor Co., LTD. 1305-1306, Building 71, No. 90, Wensan Road, Xihu District, Hangzhou, Zhejiang Province, P.R. China Tel: +86-0571-8515 0563

#### - Shanghai

Shanghai R&D Center. 1506~1508, Xinyin Building, 888 Yishan Road, Shanghai, P.R of China Tel: +86-021-54201999

#### - Xi'an

Xi'an R&D Center Room 10504, Building 2, Central Plaza, Jinye Road, High tech Zone, Xi'an City, Shanxi Province, R.P. of China

#### - Chengdu Office

Chengdu Winhi Semiconductor Co., LTD. Floor 15, Building 5, No. 171, Hele 2<sup>nd</sup> Street, Chengdu, Sichuan Province, P.R. China Tel: +86-028-8505 0771

#### - Shenzhen

Shenzhen Sales Center.

17B, No.1 Phoenix Building, 2008 Shennan Road,
Shenzhen, P.R of China
Tel: +86-0755-82570682